@conference {reddi2009voltage, title = {Voltage Emergency Prediction: Using Signatures to Reduce Operating Margins}, booktitle = {High Performance Computer Architecture, 2009. HPCA 2009. IEEE 15th International Symposium on}, year = {2009}, pages = {18{\textendash}29}, publisher = {IEEE}, organization = {IEEE}, abstract = {Inductive noise forces microprocessor designers to sacrifice performance in order to ensure correct and reliable operation of their designs. The possibility of wide fluctuations in supply voltage means that timing margins throughout the processor must be set pessimistically to protect against worst-case droops and surges. While sensor-based reactive schemes have been proposed to deal with voltage noise, inherent sensor delays limit their effectiveness. Instead, this paper describes a voltage emergency predictor that learns the signatures of voltage emergencies (the combinations of control flow and microarchitectural events leading up to them) and uses these signatures to prevent recurrence of the corresponding emergencies. In simulations of a representative superscalar microprocessor in which fluctuations beyond 4\% of nominal voltage are treated as emergencies (an aggressive configuration), these signatures can pinpoint the likelihood of an emergency some 16 cycles ahead of time with 90\% accuracy. This lead time allows machines to operate with much tighter voltage margins (4\% instead of 13\%) and up to 13.5\% higher performance, which closely approaches the 14.2\% performance improvement possible with an ideal oracle-based predictor.}, url = {https://doi.org/10.1109/HPCA.2009.4798233}, author = {Reddi, Vijay Janapa and Gupta, Meeta S and Holloway, Glenn and Gu-Yeon Wei and Smith, Michael D and David Brooks} }